This paper reports a CMOS compatible fabrication procedure that enables electrowetting-on-dielectric (EWOD) technology to be post-processed on foundry CMOS technology. With driving voltages less than 15 V it is believed to be the lowest reported driving voltage for any material system compatible with post-processing on completed integrated circuits wafers. The process architecture uses anodically grown tantalum pentoxide as a pinhole free high dielectric constant insulator with an overlying 16 nm layer of Teflon-AF®, which provides the hydrophobic surface for droplets manipulation. This stack provides a very robust dielectric, which maintains a sufficiently high capacitance per unit area for effective operation at a reduced voltage (15 V) which is more compatible with standard CMOS technology. The paper demonstrates that the sputtered tantalum layer used for the electrodes and the formation of the insulating dielectric can readily be integrated with both aluminium and copper interconnect used in foundry CMOS.
Recent Posts
Archives
- August 2024
- December 2023
- June 2023
- February 2023
- October 2022
- August 2022
- April 2022
- March 2022
- January 2022
- December 2021
- October 2021
- September 2021
- June 2021
- March 2021
- February 2021
- January 2021
- December 2020
- October 2020
- September 2020
- August 2020
- June 2020
- May 2020
- November 2019
- May 2019
- April 2019
- March 2019
- February 2019
- January 2019
- December 2018
- November 2018
- October 2018
- September 2018
- August 2018
- July 2018
- June 2018
- May 2018
- April 2018
- March 2018
- February 2018
- December 2017
- November 2017
- October 2017
- August 2017
- June 2017
- March 2017
- December 2016
- November 2016
- October 2016
- July 2016
- March 2016
- December 2015
- July 2014
- December 2013
- November 2013
- October 2013
- July 2013
- February 2013
- August 2012
- June 2012
- November 2011
- October 2011
- May 2010
- January 2010
- September 2009
- July 2008
Recent Comments